語系:
繁體中文
English
說明(常見問題)
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
System-on-Chip Security = Validation...
~
Mishra, Prabhat.
System-on-Chip Security = Validation and Verification /
紀錄類型:
書目-語言資料,印刷品 : Monograph/item
正題名/作者:
System-on-Chip Security/ by Farimah Farahmandi, Yuanwen Huang, Prabhat Mishra.
其他題名:
Validation and Verification /
作者:
Farahmandi, Farimah.
其他作者:
Mishra, Prabhat.
面頁冊數:
XIX, 289 p. 105 illus., 78 illus. in color.online resource. :
Contained By:
Springer Nature eBook
標題:
Electronics and Microelectronics, Instrumentation. -
電子資源:
https://doi.org/10.1007/978-3-030-30596-3
ISBN:
9783030305963
System-on-Chip Security = Validation and Verification /
Farahmandi, Farimah.
System-on-Chip Security
Validation and Verification /[electronic resource] :by Farimah Farahmandi, Yuanwen Huang, Prabhat Mishra. - 1st ed. 2020. - XIX, 289 p. 105 illus., 78 illus. in color.online resource.
Introduction -- Security Verification Using Formal Methods -- Simulation-Based Security Validation Approaches -- Security Validation Using Side-Channel Analysis -- Automated Vulnerability Detection And Mitigation -- Conclusion.
This book describes a wide variety of System-on-Chip (SoC) security threats and vulnerabilities, as well as their sources, in each stage of a design life cycle. The authors discuss a wide variety of state-of-the-art security verification and validation approaches such as formal methods and side-channel analysis, as well as simulation-based security and trust validation approaches. This book provides a comprehensive reference for system on chip designers and verification and validation engineers interested in verifying security and trust of heterogeneous SoCs. Outlines a wide variety of hardware security threats and vulnerabilities as well as their sources in each of the stages of a design life cycle; Summarizes unsafe current design practices that lead to security and trust vulnerabilities; Covers state-of-the-art techniques as well as ongoing research efforts in developing scalable security validation using formal methods including symbolic algebra, model checkers, SAT solvers, and theorem provers; Explains how to leverage security validation approaches to prevent side-channel attacks; Presents automated debugging and patching techniques in the presence of security vulnerabilities; Includes case studies for security validation of arithmetic circuits, controller designs, as well as processor-based SoCs.
ISBN: 9783030305963
Standard No.: 10.1007/978-3-030-30596-3doiSubjects--Topical Terms:
670219
Electronics and Microelectronics, Instrumentation.
LC Class. No.: TK7888.4
Dewey Class. No.: 621.3815
System-on-Chip Security = Validation and Verification /
LDR
:02922nam a22003975i 4500
001
1025555
003
DE-He213
005
20200705234232.0
007
cr nn 008mamaa
008
210318s2020 gw | s |||| 0|eng d
020
$a
9783030305963
$9
978-3-030-30596-3
024
7
$a
10.1007/978-3-030-30596-3
$2
doi
035
$a
978-3-030-30596-3
050
4
$a
TK7888.4
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
072
7
$a
TJFC
$2
thema
082
0 4
$a
621.3815
$2
23
100
1
$a
Farahmandi, Farimah.
$e
editor.
$4
aut
$4
http://id.loc.gov/vocabulary/relators/aut
$3
1302098
245
1 0
$a
System-on-Chip Security
$h
[electronic resource] :
$b
Validation and Verification /
$c
by Farimah Farahmandi, Yuanwen Huang, Prabhat Mishra.
250
$a
1st ed. 2020.
264
1
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2020.
300
$a
XIX, 289 p. 105 illus., 78 illus. in color.
$b
online resource.
336
$a
text
$b
txt
$2
rdacontent
337
$a
computer
$b
c
$2
rdamedia
338
$a
online resource
$b
cr
$2
rdacarrier
347
$a
text file
$b
PDF
$2
rda
505
0
$a
Introduction -- Security Verification Using Formal Methods -- Simulation-Based Security Validation Approaches -- Security Validation Using Side-Channel Analysis -- Automated Vulnerability Detection And Mitigation -- Conclusion.
520
$a
This book describes a wide variety of System-on-Chip (SoC) security threats and vulnerabilities, as well as their sources, in each stage of a design life cycle. The authors discuss a wide variety of state-of-the-art security verification and validation approaches such as formal methods and side-channel analysis, as well as simulation-based security and trust validation approaches. This book provides a comprehensive reference for system on chip designers and verification and validation engineers interested in verifying security and trust of heterogeneous SoCs. Outlines a wide variety of hardware security threats and vulnerabilities as well as their sources in each of the stages of a design life cycle; Summarizes unsafe current design practices that lead to security and trust vulnerabilities; Covers state-of-the-art techniques as well as ongoing research efforts in developing scalable security validation using formal methods including symbolic algebra, model checkers, SAT solvers, and theorem provers; Explains how to leverage security validation approaches to prevent side-channel attacks; Presents automated debugging and patching techniques in the presence of security vulnerabilities; Includes case studies for security validation of arithmetic circuits, controller designs, as well as processor-based SoCs.
650
2 4
$a
Electronics and Microelectronics, Instrumentation.
$3
670219
650
2 4
$a
Processor Architectures.
$3
669787
650
1 4
$a
Circuits and Systems.
$3
670901
650
0
$a
Microelectronics.
$3
554956
650
0
$a
Electronics.
$3
596389
650
0
$a
Microprocessors.
$3
632481
650
0
$a
Electronic circuits.
$3
563332
700
1
$a
Mishra, Prabhat.
$4
aut
$4
http://id.loc.gov/vocabulary/relators/aut
$3
670983
700
1
$a
Huang, Yuanwen.
$e
author.
$4
aut
$4
http://id.loc.gov/vocabulary/relators/aut
$3
1321835
710
2
$a
SpringerLink (Online service)
$3
593884
773
0
$t
Springer Nature eBook
776
0 8
$i
Printed edition:
$z
9783030305956
776
0 8
$i
Printed edition:
$z
9783030305970
776
0 8
$i
Printed edition:
$z
9783030305987
856
4 0
$u
https://doi.org/10.1007/978-3-030-30596-3
912
$a
ZDB-2-ENG
912
$a
ZDB-2-SXE
950
$a
Engineering (SpringerNature-11647)
950
$a
Engineering (R0) (SpringerNature-43712)
筆 0 讀者評論
多媒體
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼[密碼必須為2種組合(英文和數字)及長度為10碼以上]
登入