語系:
繁體中文
English
說明(常見問題)
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Finite impluse response current stee...
~
ProQuest Information and Learning Co.
Finite impluse response current steering radio frequency digital to analog converter for digital-IF transmitter architecture.
紀錄類型:
書目-語言資料,手稿 : Monograph/item
正題名/作者:
Finite impluse response current steering radio frequency digital to analog converter for digital-IF transmitter architecture./
作者:
Taleie, Shahin Mehdizad.
面頁冊數:
1 online resource (100 pages)
附註:
Source: Dissertation Abstracts International, Volume: 69-03, Section: B, page: 1852.
Contained By:
Dissertation Abstracts International69-03B.
標題:
Electrical engineering. -
電子資源:
click for full text (PQDT)
ISBN:
9780549513087
Finite impluse response current steering radio frequency digital to analog converter for digital-IF transmitter architecture.
Taleie, Shahin Mehdizad.
Finite impluse response current steering radio frequency digital to analog converter for digital-IF transmitter architecture.
- 1 online resource (100 pages)
Source: Dissertation Abstracts International, Volume: 69-03, Section: B, page: 1852.
Thesis (Ph.D.)--Arizona State University, 2008.
Includes bibliographical references
The demand for high-data rate multi-media wireless connectivity puts stringent requirements on the transceivers in terms of die area, power consumption, linearity, efficiency and noise. Super Heterodyne and direct conversion architectures are widely used in wireless transmitters; they each have their advantages and limitations. Digital intermediate frequency (IF) transmitters combine advantages of homodyne and heterodyne transmitters in architecture suitable for integration with digital complementary metal oxide semiconductor (CMOS) and software defined radio.
Electronic reproduction.
Ann Arbor, Mich. :
ProQuest,
2018
Mode of access: World Wide Web
ISBN: 9780549513087Subjects--Topical Terms:
596380
Electrical engineering.
Index Terms--Genre/Form:
554714
Electronic books.
Finite impluse response current steering radio frequency digital to analog converter for digital-IF transmitter architecture.
LDR
:03561ntm a2200325Ki 4500
001
915942
005
20180907134543.5
006
m o u
007
cr mn||||a|a||
008
190606s2008 xx obm 000 0 eng d
020
$a
9780549513087
035
$a
(MiAaPQ)AAI3304863
035
$a
AAI3304863
040
$a
MiAaPQ
$b
eng
$c
MiAaPQ
$d
NTU
100
1
$a
Taleie, Shahin Mehdizad.
$3
1189496
245
1 0
$a
Finite impluse response current steering radio frequency digital to analog converter for digital-IF transmitter architecture.
264
0
$c
2008
300
$a
1 online resource (100 pages)
336
$a
text
$b
txt
$2
rdacontent
337
$a
computer
$b
c
$2
rdamedia
338
$a
online resource
$b
cr
$2
rdacarrier
500
$a
Source: Dissertation Abstracts International, Volume: 69-03, Section: B, page: 1852.
502
$a
Thesis (Ph.D.)--Arizona State University, 2008.
504
$a
Includes bibliographical references
520
$a
The demand for high-data rate multi-media wireless connectivity puts stringent requirements on the transceivers in terms of die area, power consumption, linearity, efficiency and noise. Super Heterodyne and direct conversion architectures are widely used in wireless transmitters; they each have their advantages and limitations. Digital intermediate frequency (IF) transmitters combine advantages of homodyne and heterodyne transmitters in architecture suitable for integration with digital complementary metal oxide semiconductor (CMOS) and software defined radio.
520
$a
This work focuses on the idea of direct digital to radio frequency (RF) converters to be used in digital-IF transmitters. The idea is demonstrated by simulations and measurement results from two RF digital to analog converter (DAC) designed and implemented on silicon, the first one on a 0.25 mum CMOS and second on a 0.18. mum CMOS.
520
$a
The first architecture is a noise-shaped direct digital IF to RF DAC with embedded upconverter mixer. The digital IF signal is noise shaped by a band-pass sigma delta modulator with single bit IF output followed by a semi-digital finite impulse response (FIR) filter. The current mode FIR filter combines scaled values of the LO signal for performing reconstruction filtering and upconversion in a single cell. The embedded DAC Mixer RF upconverter modulates the digital IF signal with a digital LO signal. This topology eliminates the transconductance nonlinearity of conventional mixers and is inherently linear. Presented architecture reduces clock jitter sensitivity of single bit DACs by masking IF clock transitions with LO signal. A prototype of the digital intermediate frequency to radio frequency (DIF2RF) DAC is designed and fabricated in a 5-layer metal 0.25 mum digital CMOS process. The architecture can be used in low-power software defined digital-IF transmitters. The second architecture utilizes the idea of RFDAC in a practical implementation suitable for industry standards of WCDMA and WLAN. The DAC has a 40-tap semi-digital embedded FIR filter to suppress the quantization noise of the 1/4 sigma delta modulator below spectral emission mask of the aforementioned wireless standards. A doubly-balanced mixer upconverts the DAC current to RF. The RFDAC is followed by a VGA that implements the WCDMA required dynamic range.
533
$a
Electronic reproduction.
$b
Ann Arbor, Mich. :
$c
ProQuest,
$d
2018
538
$a
Mode of access: World Wide Web
650
4
$a
Electrical engineering.
$3
596380
655
7
$a
Electronic books.
$2
local
$3
554714
690
$a
0544
710
2
$a
ProQuest Information and Learning Co.
$3
1178819
710
2
$a
Arizona State University.
$3
1189497
773
0
$t
Dissertation Abstracts International
$g
69-03B.
856
4 0
$u
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=3304863
$z
click for full text (PQDT)
筆 0 讀者評論
多媒體
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼[密碼必須為2種組合(英文和數字)及長度為10碼以上]
登入