語系:
繁體中文
English
說明(常見問題)
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Network-on-chip implementation and p...
~
Gratz, Paul V.
Network-on-chip implementation and performance improvement through workload characterization and congestion awareness.
紀錄類型:
書目-語言資料,手稿 : Monograph/item
正題名/作者:
Network-on-chip implementation and performance improvement through workload characterization and congestion awareness./
作者:
Gratz, Paul V.
面頁冊數:
1 online resource (195 pages)
附註:
Source: Dissertation Abstracts International, Volume: 70-01, Section: B, page: 5390.
Contained By:
Dissertation Abstracts International70-01B.
標題:
Electrical engineering. -
電子資源:
click for full text (PQDT)
ISBN:
9781109003369
Network-on-chip implementation and performance improvement through workload characterization and congestion awareness.
Gratz, Paul V.
Network-on-chip implementation and performance improvement through workload characterization and congestion awareness.
- 1 online resource (195 pages)
Source: Dissertation Abstracts International, Volume: 70-01, Section: B, page: 5390.
Thesis (Ph.D.)--The University of Texas at Austin, 2008.
Includes bibliographical references
Off-chip interconnection networks provide for communication between processors and components within computer systems. Semiconductor process technology trends have led to the inclusion of multiple processors and components onto a single chip and recently research has focused on interconnection networks, on-chip, to connect them together. On-chip networks provide a scalable, high-bandwidth interconnect, integrated tightly with the microarchitecture to achieve high performance. On-chip networks present several new challenges, different from off-chip networks, including tighter constraints in power, area and end-to-end latency.
Electronic reproduction.
Ann Arbor, Mich. :
ProQuest,
2018
Mode of access: World Wide Web
ISBN: 9781109003369Subjects--Topical Terms:
596380
Electrical engineering.
Index Terms--Genre/Form:
554714
Electronic books.
Network-on-chip implementation and performance improvement through workload characterization and congestion awareness.
LDR
:04800ntm a2200385Ki 4500
001
915989
005
20180907134545.5
006
m o u
007
cr mn||||a|a||
008
190606s2008 xx obm 000 0 eng d
020
$a
9781109003369
035
$a
(MiAaPQ)AAI3344289
035
$a
(MiAaPQ)utexas:10003
035
$a
AAI3344289
040
$a
MiAaPQ
$b
eng
$c
MiAaPQ
$d
NTU
100
1
$a
Gratz, Paul V.
$3
1189552
245
1 0
$a
Network-on-chip implementation and performance improvement through workload characterization and congestion awareness.
264
0
$c
2008
300
$a
1 online resource (195 pages)
336
$a
text
$b
txt
$2
rdacontent
337
$a
computer
$b
c
$2
rdamedia
338
$a
online resource
$b
cr
$2
rdacarrier
500
$a
Source: Dissertation Abstracts International, Volume: 70-01, Section: B, page: 5390.
500
$a
Adviser: Stephen W. Keckler.
502
$a
Thesis (Ph.D.)--The University of Texas at Austin, 2008.
504
$a
Includes bibliographical references
520
$a
Off-chip interconnection networks provide for communication between processors and components within computer systems. Semiconductor process technology trends have led to the inclusion of multiple processors and components onto a single chip and recently research has focused on interconnection networks, on-chip, to connect them together. On-chip networks provide a scalable, high-bandwidth interconnect, integrated tightly with the microarchitecture to achieve high performance. On-chip networks present several new challenges, different from off-chip networks, including tighter constraints in power, area and end-to-end latency.
520
$a
In this dissertation, I propose interconnection network architectures that address the unique design challenges of power and end-to-end latency on chip. My work in the design, implementation and evaluation of the on-chip networks of the TRIPS project's prototype processor, a real hardware implementation, is the foundation for my work in on-chip networking. Based on my analysis of the TRIPS on-chip networks and their workloads, I propose, design, and evaluate novel network architectures for congestion monitoring and adaptive routing that are matched to the design constraints of on-chip networks.
520
$a
In the TRIPS system we designed, and implemented in silicon, a distributed processor microarchitecture where traditional processor components are divided into a collection of self-contained tiles. One novel aspect of the TRIPS system is the control and data networks that the tiles use to communicate with one another. I worked on the design and implementation of one of these networks, the On-Chip Network (OCN). The OCN, a 4x10 mesh network, interconnects the tiles of the L2 cache, the two processor cores and various I/O units. Another on-chip network, the Operand Network (OPN), interconnects the execution units and serves as a bypass network, integrated tightly with the processor core. In this document I evaluate these two on-chip networks and their workloads, these evaluations serve as case studies in how on-chip design constraints affect the design of on-chip networks.
520
$a
In the examination of the TRIPS OCN and OPN networks, one insight we gained was that network resource imbalances can lead to congestion and poor performance. We found these imbalances are transient with time and task. Timely information about the status of the network can be used to balance the resource utilization, or reduce power. A challenge lies in providing the right information, conveyed in a timely fashion, as the metrics and methods used in off-chip networks do not map well to on-chip networks. In this document, I propose and evaluate several metrics of network congestion for their utility and feasibility in an on-chip environment.
520
$a
In our examination of the TRIPS on-chip networks we also found that minimizing end-to-end packet latency was critical to maintaining good system performance. Effective use of the congestion information without impact to end-to-end latency is another challenge in on-chip networking. I explore novel adaptive routing techniques that address the challenge of managing the end-to-end latency. A method that produces good results is aggregation of network status information, reducing both the bandwidth and latency required for status information transmission. In this dissertation I examine how well this technique and others compare with conventional oblivious and adaptive routing.
533
$a
Electronic reproduction.
$b
Ann Arbor, Mich. :
$c
ProQuest,
$d
2018
538
$a
Mode of access: World Wide Web
650
4
$a
Electrical engineering.
$3
596380
650
4
$a
Computer science.
$3
573171
655
7
$a
Electronic books.
$2
local
$3
554714
690
$a
0544
690
$a
0984
710
2
$a
ProQuest Information and Learning Co.
$3
1178819
710
2
$a
The University of Texas at Austin.
$b
Electrical Engineering.
$3
1189553
773
0
$t
Dissertation Abstracts International
$g
70-01B.
856
4 0
$u
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=3344289
$z
click for full text (PQDT)
筆 0 讀者評論
多媒體
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼[密碼必須為2種組合(英文和數字)及長度為10碼以上]
登入