語系:
繁體中文
English
說明(常見問題)
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
SVA: The Power of Assertions in Syst...
~
Havlicek, John.
SVA: The Power of Assertions in SystemVerilog
紀錄類型:
書目-語言資料,印刷品 : Monograph/item
正題名/作者:
SVA: The Power of Assertions in SystemVerilog/ by Eduard Cerny, Surrendra Dudani, John Havlicek, Dmitry Korchemny.
作者:
Cerny, Eduard.
其他作者:
Dudani, Surrendra.
面頁冊數:
XIX, 590 p. 173 illus.online resource. :
Contained By:
Springer Nature eBook
標題:
Electronic circuits. -
電子資源:
https://doi.org/10.1007/978-3-319-07139-8
ISBN:
9783319071398
SVA: The Power of Assertions in SystemVerilog
Cerny, Eduard.
SVA: The Power of Assertions in SystemVerilog
[electronic resource] /by Eduard Cerny, Surrendra Dudani, John Havlicek, Dmitry Korchemny. - 2nd ed. 2015. - XIX, 590 p. 173 illus.online resource.
Part I. Opening -- Introduction -- System Verilog Language and Overview -- System Verilog Simulation Semantics -- Part II. Basic Assertions -- Assertion Statements -- Basic Properties -- Basic Sequences -- Assertion System Functions and Tasks -- Part III. Metalanguage Constructs -- Let, Sequence and Property Declarations; Inference.- Checkers -- Part IV. Advanced Assertions -- Advanced Properties -- Advanced Sequences.- Clocks -- Resets -- Procedural Concurrent Assertions.- An Apology for Local Variables -- Mechanics of Local Variables -- Recursive Properties -- Coverage -- Debugging Assertions and Efficiency Considerations -- Part V. Formal Verification -- Introduction to Assertion-Based Formal Verification.- Formal Verification and Models.- Formal Semantics.- Part VI. Advanced Checkers -- Checkers in Formal Verification.- Checker Libraries -- Appendix -- References.- Index.
This book is a comprehensive guide to assertion-based verification of hardware designs using SystemVerilog Assertions (SVA). It enables readers to minimize the cost of verification by using assertion-based techniques in simulation testing, coverage collection, and formal analysis. The book provides detailed descriptions of all the language features of SVA, accompanied by step-by-step examples of how to employ them to construct powerful and reusable sets of properties. The book also shows how SVA fits into the broader SystemVerilog language, demonstrating the ways that assertions can interact with other SystemVerilog components. The reader new to hardware verification will benefit from general material describing the nature of design models and behaviors, how they are exercised, and the different roles that assertions play. This second edition covers the features introduced by the recent IEEE 1800-2012 SystemVerilog standard, explaining in detail the new and enhanced assertion constructs. The book makes SVA usable and accessible for hardware designers, verification engineers, formal verification specialists, and EDA tool developers. With numerous exercises, ranging in depth and difficulty, the book is also suitable as a text for students. · Provides a comprehensive guide to assertion-based verification with SystemVerilog Assertions (SVA); · Includes step-by-step examples of how SVA can be used to construct powerful and reusable sets of properties; · Covers the entire SVA language with all the recent enhancements of the IEEE 1800-2012 SystemVerilog standard.
ISBN: 9783319071398
Standard No.: 10.1007/978-3-319-07139-8doiSubjects--Topical Terms:
563332
Electronic circuits.
LC Class. No.: TK7888.4
Dewey Class. No.: 621.3815
SVA: The Power of Assertions in SystemVerilog
LDR
:03901nam a22003975i 4500
001
966599
003
DE-He213
005
20200706220928.0
007
cr nn 008mamaa
008
201211s2015 gw | s |||| 0|eng d
020
$a
9783319071398
$9
978-3-319-07139-8
024
7
$a
10.1007/978-3-319-07139-8
$2
doi
035
$a
978-3-319-07139-8
050
4
$a
TK7888.4
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
072
7
$a
TJFC
$2
thema
082
0 4
$a
621.3815
$2
23
100
1
$a
Cerny, Eduard.
$4
aut
$4
http://id.loc.gov/vocabulary/relators/aut
$3
1062426
245
1 0
$a
SVA: The Power of Assertions in SystemVerilog
$h
[electronic resource] /
$c
by Eduard Cerny, Surrendra Dudani, John Havlicek, Dmitry Korchemny.
250
$a
2nd ed. 2015.
264
1
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2015.
300
$a
XIX, 590 p. 173 illus.
$b
online resource.
336
$a
text
$b
txt
$2
rdacontent
337
$a
computer
$b
c
$2
rdamedia
338
$a
online resource
$b
cr
$2
rdacarrier
347
$a
text file
$b
PDF
$2
rda
505
0
$a
Part I. Opening -- Introduction -- System Verilog Language and Overview -- System Verilog Simulation Semantics -- Part II. Basic Assertions -- Assertion Statements -- Basic Properties -- Basic Sequences -- Assertion System Functions and Tasks -- Part III. Metalanguage Constructs -- Let, Sequence and Property Declarations; Inference.- Checkers -- Part IV. Advanced Assertions -- Advanced Properties -- Advanced Sequences.- Clocks -- Resets -- Procedural Concurrent Assertions.- An Apology for Local Variables -- Mechanics of Local Variables -- Recursive Properties -- Coverage -- Debugging Assertions and Efficiency Considerations -- Part V. Formal Verification -- Introduction to Assertion-Based Formal Verification.- Formal Verification and Models.- Formal Semantics.- Part VI. Advanced Checkers -- Checkers in Formal Verification.- Checker Libraries -- Appendix -- References.- Index.
520
$a
This book is a comprehensive guide to assertion-based verification of hardware designs using SystemVerilog Assertions (SVA). It enables readers to minimize the cost of verification by using assertion-based techniques in simulation testing, coverage collection, and formal analysis. The book provides detailed descriptions of all the language features of SVA, accompanied by step-by-step examples of how to employ them to construct powerful and reusable sets of properties. The book also shows how SVA fits into the broader SystemVerilog language, demonstrating the ways that assertions can interact with other SystemVerilog components. The reader new to hardware verification will benefit from general material describing the nature of design models and behaviors, how they are exercised, and the different roles that assertions play. This second edition covers the features introduced by the recent IEEE 1800-2012 SystemVerilog standard, explaining in detail the new and enhanced assertion constructs. The book makes SVA usable and accessible for hardware designers, verification engineers, formal verification specialists, and EDA tool developers. With numerous exercises, ranging in depth and difficulty, the book is also suitable as a text for students. · Provides a comprehensive guide to assertion-based verification with SystemVerilog Assertions (SVA); · Includes step-by-step examples of how SVA can be used to construct powerful and reusable sets of properties; · Covers the entire SVA language with all the recent enhancements of the IEEE 1800-2012 SystemVerilog standard.
650
0
$a
Electronic circuits.
$3
563332
650
0
$a
Microprocessors.
$3
632481
650
1 4
$a
Circuits and Systems.
$3
670901
650
2 4
$a
Processor Architectures.
$3
669787
650
2 4
$a
Electronic Circuits and Devices.
$3
782968
700
1
$a
Dudani, Surrendra.
$e
author.
$4
aut
$4
http://id.loc.gov/vocabulary/relators/aut
$3
1262209
700
1
$a
Havlicek, John.
$e
author.
$4
aut
$4
http://id.loc.gov/vocabulary/relators/aut
$3
1262210
700
1
$a
Korchemny, Dmitry.
$e
author.
$4
aut
$4
http://id.loc.gov/vocabulary/relators/aut
$3
1262211
710
2
$a
SpringerLink (Online service)
$3
593884
773
0
$t
Springer Nature eBook
776
0 8
$i
Printed edition:
$z
9783319071381
776
0 8
$i
Printed edition:
$z
9783319071404
776
0 8
$i
Printed edition:
$z
9783319331096
856
4 0
$u
https://doi.org/10.1007/978-3-319-07139-8
912
$a
ZDB-2-ENG
912
$a
ZDB-2-SXE
950
$a
Engineering (SpringerNature-11647)
950
$a
Engineering (R0) (SpringerNature-43712)
筆 0 讀者評論
多媒體
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼[密碼必須為2種組合(英文和數字)及長度為10碼以上]
登入